#### INTEGRATED CIRCUITS ## DATA SHEET For a complete data sheet, please also download: - The IC06 74HC/HCT/HCU/HCMOS Logic Family Specifications - The IC06 74HC/HCT/HCU/HCMOS Logic Package Information - The IC06 74HC/HCT/HCU/HCMOS Logic Package Outlines # **74HC/HCT390**Dual decade ripple counter Product specification File under Integrated Circuits, IC06 December 1990 #### 74HC/HCT390 #### **FEATURES** - Two BCD decade or bi-quinary counters - One package can be configured to divide-by-2, 4, 5, 10, 20, 25, 50 or 100 - Two master reset inputs to clear each decade counter individually - · Output capability: standard - · I<sub>CC</sub> category: MSI #### **GENERAL DESCRIPTION** The 74HC/HCT390 are high-speed Si-gate CMOS devices and are pin compatible with low power Schottky TTL (LSTTL). They are specified in compliance with JEDEC standard no. 7A. The 74HC/HCT390 are dual 4-bit decade ripple counters divided into four separately clocked sections. The counters have two divide-by-2 sections and two divide-by-5 sections. These sections are normally used in a BCD decade or bi-quinary configuration, since they share a common master reset input (nMR). If the two master reset inputs (1MR and 2MR) are used to simultaneously clear all 8 bits of the counter, a number of counting configurations are possible within one package. The separate clocks $(n\overline{CP}_0$ and $n\overline{CP}_1$ ) of each section allow ripple counter or frequency division applications of divide-by-2, 4, 5, 10, 20, 25, 50 or 100. Each section is triggered by the HIGH-to-LOW transition of the clock inputs (nCP $_0$ and nCP $_1$ ). For BCD decade operation, the nQ $_0$ output is connected to the nCP $_1$ input of, the divide-by-5 section. For bi-quinary decade operation, the nQ $_3$ output is connected to the nCP $_0$ input and nQ $_0$ becomes the decade output. The master reset inputs (1MR and 2MR) are active HIGH asynchronous inputs to each decade counter which operates on the portion of the counter identified by the "1" and "2" prefixes in the pin configuration. A HIGH level on the nMR input overrides the clocks and sets the four outputs LOW. #### **QUICK REFERENCE DATA** GND = 0 V; $T_{amb} = 25 \, ^{\circ}C$ ; $t_r = t_f = 6 \, \text{ns}$ | SYMBOL | YMBOL PARAMETER | CONDITIONS | TYP | ICAL | UNIT | |-------------------------------------|-------------------------------------------------------------|-----------------------------------------------|-----|------|------| | STWIBOL | PARAWETER | CONDITIONS | нс | нст | UNII | | t <sub>PHL</sub> / t <sub>PLH</sub> | propagation delay | C <sub>L</sub> = 15 pF; V <sub>CC</sub> = 5 V | | | | | | $n\overline{CP}_0$ to $nQ_0$ | | 14 | 18 | ns | | | $n\overline{CP}_1$ to $nQ_1$ | | 15 | 19 | ns | | | $n\overline{CP}_1$ to $nQ_2$ | | 23 | 26 | ns | | | $n\overline{CP}_1$ to $nQ_3$ | | 15 | 19 | ns | | | nMR to Q <sub>n</sub> | | 16 | 18 | ns | | f <sub>max</sub> | maximum clock frequency nCP <sub>0</sub> , nCP <sub>1</sub> | | 66 | 61 | MHz | | C <sub>I</sub> | input capacitance | | 3.5 | 3.5 | pF | | C <sub>PD</sub> | power dissipation capacitance per counter | notes 1 and 2 | 20 | 21 | pF | #### **Notes** - 1. $C_{PD}$ is used to determine the dynamic power dissipation ( $P_D$ in $\mu W$ ): - $P_D = C_{PD} \times V_{CC}^2 \times f_i + \sum (C_L \times V_{CC}^2 \times f_o)$ where: f<sub>i</sub> = input frequency in MHz f<sub>o</sub> = output frequency in MHz $\sum (C_L \times V_{CC}^2 \times f_0) = \text{sum of outputs}$ C<sub>L</sub> = output load capacitance in pF $V_{CC}$ = supply voltage in V 2. For HC the condition is $V_I$ = GND to $V_{CC}$ For HCT the condition is $V_I$ = GND to $V_{CC}$ -1.5 V ## 74HC/HCT390 #### **ORDERING INFORMATION** See "74HC/HCT/HCU/HCMOS Logic Package Information". #### **PIN DESCRIPTION** | PIN NO. | SYMBOL | NAME AND FUNCTION | |---------------|-------------------------------------------------------------|---------------------------------------------------------------| | 1, 15 | 1CP <sub>0</sub> , 2CP <sub>0</sub> | clock input divide-by-2 section (HIGH-to-LOW, edge-triggered) | | 2, 14 | 1MR, 2MR | asynchronous master reset inputs (active HIGH) | | 3, 5, 6, 7 | 1Q <sub>0</sub> to 1Q <sub>3</sub> | flip-flop outputs | | 4, 12 | 1 <del>CP</del> <sub>1</sub> , 2 <del>CP</del> <sub>1</sub> | clock input divide-by-5 section (HIGH-to-LOW, edge triggered) | | 8 | GND | ground (0 V) | | 13, 11, 10, 9 | 2Q <sub>0</sub> to 2Q <sub>3</sub> | flip-flop outputs | | 16 | V <sub>CC</sub> | positive supply voltage | ### 74HC/HCT390 Fig.4 Functional diagram. BCD COUNT SEQUENCE FOR 1/2 THE "390" | COUNT | OUTPUTS | | | | | | | | | |-------|---------|----------------|----------------|-------|--|--|--|--|--| | COUNT | $Q_0$ | Q <sub>1</sub> | Q <sub>2</sub> | $Q_3$ | | | | | | | 0 | L | L | L | L | | | | | | | 1 | Н | L | L | L | | | | | | | 2 | L | Н | L | L | | | | | | | 3 | Н | Н | L | L | | | | | | | 4 | L | L | Н | L | | | | | | | 5 | Н | L | Н | L | | | | | | | 6 | L | Н | Н | L | | | | | | | 7 | Н | Н | Н | L | | | | | | | 8 | L | L | L | Н | | | | | | | 9 | Н | L | L | Н | | | | | | #### **Notes** Output Q<sub>0</sub> connected to n\overline{CP}<sub>1</sub> with counter input on n\overline{CP}<sub>0</sub>. H = HIGH voltage level L = LOW voltage level ## BI-QUINARY COUNT SEQUENCE FOR 1/2 THE "390" | COUNT | OUTPUTS | | | | | | | | |-------|---------|----------------|-------|-------|--|--|--|--| | COUNT | $Q_0$ | Q <sub>1</sub> | $Q_2$ | $Q_3$ | | | | | | 0 | L | L | L | L | | | | | | 1 | L | Н | L | L | | | | | | 2 | L | L | Н | L | | | | | | 3 | L | Н | Н | L | | | | | | 4 | L | L | L | Н | | | | | | 5 | Н | L | L | L | | | | | | 6 | Н | Н | L | L | | | | | | 7 | Н | L | Н | L | | | | | | 8 | Н | Н | Н | L | | | | | | 9 | Н | L | L | Н | | | | | #### Note Output Q<sub>3</sub> connected to n\(\overline{CP}\_0\) with counter input on n\(\overline{CP}\_1\). Philips Semiconductors Product specification ## Dual decade ripple counter 74HC/HCT390 #### DC CHARACTERISTICS FOR 74HC For the DC characteristics see "74HC/HCT/HCU/HCMOS Logic Family Specifications". Output capability: standard I<sub>CC</sub> category: MSI #### **AC CHARACTERISTICS FOR 74HC** $GND = 0 V; t_r = t_f = 6 ns; C_L = 50 pF$ | | | T <sub>amb</sub> (°C) | | | | | | | | TES | T CONDITIONS | |-------------------------------------|-------------------------------------------------------------------------|-----------------------|----------------|-----------------|-----------------|-----------------|-----------------|-----------------|------|-------------------|--------------| | SYMBOL | DADAMETED | | | | 74HC | ; | | | | | WAVEEODMO | | STIMBOL | PARAMETER | | +25 | | -40 t | :o +85 | −40 t | o +125 | UNIT | V <sub>CC</sub> | WAVEFORMS | | | | min. | typ. | max. | min. | max. | min. | max. | ] | (•) | | | t <sub>PHL</sub> / t <sub>PLH</sub> | propagation delay nCP <sub>0</sub> to nQ <sub>0</sub> | | 47<br>17<br>14 | 145<br>29<br>25 | | 180<br>36<br>31 | | 220<br>44<br>38 | ns | 2.0<br>4.5<br>6.0 | Fig.6 | | t <sub>PHL</sub> / t <sub>PLH</sub> | propagation delay nCP <sub>1</sub> to nQ <sub>1</sub> | | 50<br>18<br>14 | 155<br>31<br>26 | | 195<br>39<br>33 | | 235<br>47<br>40 | ns | 2.0<br>4.5<br>6.0 | Fig.6 | | t <sub>PHL</sub> / t <sub>PLH</sub> | propagation delay nCP <sub>1</sub> to nQ <sub>2</sub> | | 74<br>27<br>22 | 210<br>42<br>36 | | 265<br>53<br>45 | | 315<br>63<br>54 | ns | 2.0<br>4.5<br>6.0 | Fig.6 | | t <sub>PHL</sub> / t <sub>PLH</sub> | propagation delay nCP <sub>1</sub> to nQ <sub>3</sub> | | 50<br>18<br>14 | 155<br>31<br>26 | | 195<br>39<br>33 | | 235<br>47<br>40 | ns | 2.0<br>4.5<br>6.0 | Fig.6 | | t <sub>PHL</sub> | propagation delay nMR to nQ <sub>n</sub> | | 52<br>19<br>15 | 165<br>33<br>28 | | 205<br>41<br>35 | | 250<br>50<br>43 | ns | 2.0<br>4.5<br>6.0 | Fig.7 | | t <sub>THL</sub> / t <sub>TLH</sub> | output transition time | | 19<br>7<br>6 | 75<br>15<br>13 | | 95<br>19<br>16 | | 110<br>22<br>19 | ns | 2.0<br>4.5<br>6.0 | Fig.6 | | t <sub>W</sub> | clock pulse width nCP <sub>0</sub> , nCP <sub>1</sub> | 80<br>16<br>14 | 19<br>7<br>6 | | 100<br>20<br>17 | | 120<br>24<br>20 | | ns | 2.0<br>4.5<br>6.0 | Fig.6 | | t <sub>W</sub> | master reset pulse width<br>HIGH | 80<br>17<br>14 | 28<br>10<br>8 | | 105<br>21<br>18 | | 130<br>26<br>22 | | ns | 2.0<br>4.5<br>6.0 | Fig.7 | | t <sub>rem</sub> | removal time<br>nMR to nCP <sub>n</sub> | 75<br>15<br>13 | 22<br>8<br>6 | | 95<br>19<br>16 | | 110<br>22<br>19 | | ns | 2.0<br>4.5<br>6.0 | Fig.7 | | f <sub>max</sub> | maximum clock pulse<br>frequency<br>nCP <sub>0</sub> , nCP <sub>1</sub> | 6.0<br>30<br>35 | 20<br>60<br>71 | | 4.8<br>24<br>28 | | 4.0<br>20<br>24 | | MHz | 2.0<br>4.5<br>6.0 | Fig.6 | Philips Semiconductors Product specification ## Dual decade ripple counter 74HC/HCT390 #### DC CHARACTERISTICS FOR 74HCT For the DC characteristics see "74HC/HCT/HCU/HCMOS Logic Family Specifications". Output capability: standard I<sub>CC</sub> category: MSI #### Note to HCT types The value of additional quiescent supply current ( $\Delta I_{CC}$ ) for a unit load of 1 is given in the family specifications. To determine $\Delta I_{CC}$ per input, multiply this value by the unit load coefficient shown in the table below. | INPUT | UNIT LOAD COEFFICIENT | |------------------------|-----------------------| | $n\overline{CP}_0$ | 0.45 | | n <del>CP</del> ₁, nMR | 0.60 | #### **AC CHARACTERISTICS FOR 74HCT** $GND = 0 V; t_r = t_f = 6 ns; C_L = 50 pF$ | SYMBOL | | | | - | T <sub>amb</sub> (° | C) | | | | TEST CONDITION | | | |-------------------------------------|-------------------------------------------------------------------------|------|------|------------|---------------------|-------------|------|------|-----------------|----------------|-----------|--| | | DADAMETED | | | | 74HC | Т | | | | | WAVEEODMO | | | | PARAMETER | +25 | | -40 to +85 | | -40 to +125 | | UNIT | V <sub>CC</sub> | WAVEFORMS | | | | | | min. | typ. | max. | min. | max. | min. | max. | | (-, | | | | t <sub>PHL</sub> / t <sub>PLH</sub> | propagation delay nCP <sub>0</sub> to nQ <sub>0</sub> | | 21 | 34 | | 43 | | 51 | ns | 4.5 | Fig.6 | | | t <sub>PHL</sub> / t <sub>PLH</sub> | propagation delay nCP <sub>1</sub> to nQ <sub>1</sub> | | 22 | 38 | | 48 | | 57 | ns | 4.5 | Fig.6 | | | t <sub>PHL</sub> / t <sub>PLH</sub> | propagation delay nCP <sub>1</sub> to nQ <sub>2</sub> | | 30 | 51 | | 64 | | 77 | ns | 4.5 | Fig.6 | | | t <sub>PHL</sub> / t <sub>PLH</sub> | propagation delay nCP <sub>1</sub> to nQ <sub>3</sub> | | 22 | 38 | | 48 | | 57 | ns | 4.5 | Fig.6 | | | t <sub>PHL</sub> | propagation delay nMR to nQ <sub>n</sub> | | 21 | 36 | | 45 | | 54 | ns | 4.5 | Fig.7 | | | t <sub>THL</sub> / t <sub>TLH</sub> | output transition time | | 7 | 15 | | 19 | | 22 | ns | 4.5 | Fig.6 | | | t <sub>W</sub> | clock pulse width nCP <sub>0</sub> , nCP <sub>1</sub> | 18 | 8 | | 23 | | 27 | | ns | 4.5 | Fig.6 | | | t <sub>W</sub> | master reset pulse width HIGH | 17 | 10 | | 21 | | 26 | | ns | 4.5 | Fig.7 | | | t <sub>rem</sub> | removal time<br>nMR to nCP <sub>n</sub> | 15 | 8 | | 19 | | 22 | | ns | 4.5 | Fig.7 | | | f <sub>max</sub> | maximum clock pulse<br>frequency<br>nCP <sub>0</sub> , nCP <sub>1</sub> | 27 | 55 | | 22 | | 18 | | MHz | 4.5 | Fig.6 | | 74HC/HCT390 #### **AC WAVEFORMS** Fig.6 Waveforms showing the clock $(n\overline{CP}_n)$ to output $(nQ_n)$ propagation delays, the clock pulse width, the output transition times and the maximum clock frequency. Fig.7 Waveforms showing the master reset (nMR) pulse width, the master reset to output (nQ<sub>n</sub>) propagation delays and the master reset to clock (n $\overline{CP}_n$ ) removal time. #### **PACKAGE OUTLINES** See "74HC/HCT/HCU/HCMOS Logic Package Outlines".